# NYU-poly

Simple CPU

Vikram Padman

Agenda

Clocking Methodology

CPU

Activity

# Simple CPU

CS6133 - Computer Architecture I

Vikram Padman

Polytechnic Institute of New York University

vikram@poly.edu

# Agenda

Simple CP

Vikram Padman

Agenda

Clocking Methodolog

CPU

Activity

- Clocking Methodology
- Functional Units of a CPU
  - Program Counter (PC)
  - Instruction Memory (IM)
  - Register File (RF)
  - ALU
  - Oata Memory (DM)
  - 6 Control Units (CU)
- Activity

Lecture material from "Digital Design and Computer Architecture", Chapter 7 in first or Second edition, and "Computer Organization and Design" chapter 4 in fourth edition or chapter 5 in third edition



### Clocking Methodology

Simple CPI

Vikram Padman

Agenda

Clocking Methodology

CPU

- Clock is the fundamental signal that provided timing to all logic elements
- Each component uses the clock signal to determine when it could read or write data
- A clocking methodology provided predictability.
- Commonly used clocking methodology:
  - Data is stored and updated by a state element (registers) only on a clock edge (Edge-Trigged)
  - Combinatorial logic element compute during clock cycle.





#### Functional Units of a CPU

mple CPl

Vikram Padman

Agenda

Clocking Methodology

CPII

PC IM

RF

DM



## Program Counter (8-bit)

Simple CP

Vikram Padman

Agenda

Clocking Methodology

CPH

PC IM

RF

DN

CU

ON DEFENDE CLR  $P = 10 \phi = 0 D = 50$ on off





### Instruction Memory (8-bit)

Simple CPU

Vikram Padman

Agenda

Clocking

CPU

---

PC

RF

DN

CU





#### Instruction Memory Interface

mple CPI

Vikram Padman

Agenda

Clocking

CPII

PC PC

IM

RF ALU

CU





### Instruction Memory Level 1

Simple CPU

Vikram Padman

Agenda

Clocking Methodology

CPU

CFU

PC IM

RF

DM

CU





# Register File Interface

mple CPI

Vikram Padman

Agenda

Clocking

CPU

PC

IM RF

ALU

CU



# Register File Level 1

IM RF





# Register File Level 2 (reg16)

IM RF





# Register File Level 3 (reg4)

Simple CPU

Vikram Padman

Agenda

Clocking

CPU

PC

IM RF

> ALU DM

CU



### **ALU** Interface

Simple CPI

Vikram Padman

Agenda

Clocking Methodology

CPU

PC

IM

ALU

DM



#### ALU Level 1

Simple CPI

Vikram Padman

Agenda

Clocking Methodolog

CPU

PC

ALII

DM

CU



# Data Memory Interface

Simple CPI

Vikram Padman

Agenda

Clocking Methodolog

CPU

PC

IM

ALU

DM

CU



### Data Memory Level 1

Simple CPI

Vikram Padman

Agenda

Clocking Methodology

CPII

PC

RE

ALU

CU





#### Control Unit Interface

Simple CPU

Vikram Padman

Agenda

Clocking

CPU

PC

IM

RF

DI





#### Control Unit Level 1

Simple CPI

Vikram Padman

Agenda

Clocking Methodolog

CPII

000

PC

RF

ΑI

DΝ



#### Control Unit Level 2

Simple CP

Padman

Agenda

Clocking Methodolog

CPU

---

PC

IM

ΚГ

ALI

CII



#### ALU Control Unit Interface

Simple CPI

Vikram Padman

Agenda

Clocking Methodology

CPU

PC

RF

AΠ

DM



#### ALU Control Unit Level 1

Simple CPU

Vikram Padman

Agenda

Clocking Methodology

CPII

DC.

PC

RF

AL

CU



Simple CPI

Vikram Padman

Agend

Clocking Methodolog

CPL

ACTIVIT

#### Consider the following logic delay:

| L.E.<br>Temp. | Gate              | Register |
|---------------|-------------------|----------|
|               | Propagation Delay |          |
| 85 °C         | .9ns              | .9ns     |
| 50 °C         | .7ns              | .9ns     |
| 10 °C         | .6ns              | .7ns     |

- For each temperature profile, calculate the longest and smallest combinatorial path delay in the Simple CPU described in this lecture.
  - Hints: The longest combinatorial path has the maximum number logic gates from input to output. Smallest is the minimum number of gates from input to output. Total delay ≈ sum of all module delays

Simple CP

Vikram Padman

Agenda Clocking

Clocking Methodolog

Activity

SignalTap II and Memory Editor: The simple CPU will uses Quartus II SignalTap II and Memory Editor software features. SignalTap II is an in-logic analyser used to debug designs implemented in Altera FPGAs. In this activity, you will have an opportunity to get introduce to these features and get accustomed to their debugging capabilities. For this activity you would be using mips\_basic.qar project archive.

You will using three Quartus tools in this activity:

- Custom GUI tcl script (gui\_front\_2.tcl) and "quartus\_stp"
- Quartus II In-System Memory Content Editor
- Quartus II Signal Tap II

Agend

Clocking Methodolog

CPU

Activity

#### Memory Initialization File MIF:

- What is a .mif file and how is it used?
- Describe .mif file format that is used by Altera's Quartus II software.
- Using "In-System Memory Content Editor" write the following into memories and submit a screen capture for each.
  - Write "CS6133-your name" into IRAM. See video for demonstration
  - Write "CS6133-your last name" into DRAM. See video for demonstration

Simple CP

Padmar

Agenda

Clocking Methodolog

CPU

Activity

#### SignalTap II and gui\_front\_2.tcl:

- Launch SignalTap II by typing "quartus\_stpw mips\_basic.stp &" in the command line from the project directory. (See demonstration)
- Launch gui\_front\_2.tcl by typing "quartus\_stp -t gui\_front\_2.tcl" in the command line from the project directory
- Read SignalTap II documentation <sup>1</sup> and submit procedures to perform the following tasks
  - Testing ALU's functionalities using gui\_front\_2.tcl and SignalTap II
  - Testing Program Counter's functionalities using gui\_front\_2.tcl and SignalTap II
  - Reading the contents on instruction and data memory using SignalTap II.
  - Reading the contents of register file using SignalTap II

<sup>1</sup>http://www.altera.com/literature/hb/qts/qts\_qii53009.pdf o a c

Simple CP

Vikram Padman

Agend

Clocking Methodolog

CPU

- Answer the following questions:
  - Explain the purpose of strb\_module in mips\_basic.
  - When and why does "led0" connected to ALU light up?
  - The clock wire in the schematic seems to be disconnected, how is this working?
  - What is purpose of "rst\_out" signal?
  - What is the clock frequency used in mips\_basic?
  - Is mips\_basic ALU same as the ALU in this lecture? If not, why? support your answer with details.

Simple CP

Vikram Padman

Agend

Clocking Methodolog

Activity

Consider the Simple CPU blocks, presented in this lecture, and Dr. Neumann's digital computer.

- Is it possible to use a RAM/ROM for control unit? Justify your answer with details.
- ② Compare the control units (both the main control unit and ALU control unit) with Dr. Neumann's CC and answer the following questions:
  - List their similarities and differences
  - Does Simple CPU's control units (Main and ALU control unit) confirm to CC's requirements? Justify your answer with details.